Oracle CPU-56T Manuel d'utilisateur Page 78

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 145
  • Table des matières
  • DEPANNAGE
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 77
Devices’ Features and Data Paths PCI Bus A
78 SPARC/CPU56T
S Integral FIFOs for write posting to maximize bandwidth utilization
S Programmable DMA controller with linked−list mode
S CPU or peripheral boards functioning as both master and slave in the
S Sustained transfer rates up to 60−70 Mbytes/s
Note:aWhen operating the board in system slot 1, the system clock is disabled while
the board is in reset. This is a limitation of the Universe II device.
a
Vue de la page 77
1 2 ... 73 74 75 76 77 78 79 80 81 82 83 ... 144 145

Commentaires sur ces manuels

Pas de commentaire